Please use this identifier to cite or link to this item: http://thuvienso.dut.udn.vn/handle/DUT/4119
DC FieldValueLanguage
dc.contributor.advisorNguyen, Van Cuong, Assoc. Prof.
dc.contributor.authorTran, Nguyen Phu Phu
dc.contributor.authorDang, Phuong Gia Han
dc.date.accessioned2024-11-06T05:20:13Z-
dc.date.available2024-11-06T05:20:13Z-
dc.date.issued2020
dc.identifier.urihttp://thuvienso.dut.udn.vn/handle/DUT/4119-
dc.descriptionDA.FA.20.019 ; 78 p.vi
dc.description.abstractStatic Random-Access Memory (SRAM) has become phenomenally crucial to a board spectrum of VLSI designs and applications, ranging from high-performance CPUs to low-power mobile hand-held devices. As technology scaling helps to drive density and performance, it also poses some technical challenges in designing. This thesis presents the pre-layout design for a 32kbit 6T synchronous single-port SRAM using 4-bit column multiplexer method and 28nm technology. Working with the project for 5 months, we were able to experience all steps in Pre-layout stage, from defining Specification, Floorplan to generate circuit netlist level and verify its function as well as PPA (Power – Performance – Area) over PVT (Process – Voltage – Temperature). Several sessions of this paper list out some technical issues of the design and propose their corresponding optimization method to meet various product standards. To sum up, our SRAM consists of 4 primary blocks: RWCTL, IO, RWROW and MEMORY. It can perform Read/Write action in one cycle and expect to work robustly over the temperature range from -40°C to 125°C, with supply voltage 0.9 ± 10% and corners SS, TT, FF. Despite a very basic project, since Single-Port SRAM is a very classic model in memory factory, we still take this project seriously. We see this as a very firm first step to gain basic understanding on Semiconductor Technology and Application-specific Integrated Circuit (ASIC). Furthermore, we were given a precious opportunity to manipulate with several effective technical tools that can support us in our future career, such as Synopsys, Cadence, HSPICE, Custom Simvi
dc.language.isoenvi
dc.publisherTrường Đại học Bách khoa - Đại học Đà Nẵngvi
dc.subjectSRAMvi
dc.subjectStatic Random-Access Memoryvi
dc.titleSynchronous single-port SRAM 1024x32mux4vi
dc.typeĐồ ánvi
item.fulltextCó toàn văn-
item.grantfulltextrestricted-
item.languageiso639-1en-
item.openairetypeĐồ án-
item.cerifentitytypePublications-
item.openairecristypehttp://purl.org/coar/resource_type/c_18cf-
Appears in Collections:DA.Điện tử - Viễn thông
Files in This Item:
File Description SizeFormat Existing users please Login
7.DA.FA.20.019.TranNguyenPhuPhu.pdfThuyết minh17.87 MBAdobe PDFThumbnail
Show simple item record

CORE Recommender

Page view(s) 50

8
checked on Feb 7, 2025

Download(s)

1
checked on Feb 7, 2025

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.