Please use this identifier to cite or link to this item: http://thuvienso.dut.udn.vn/handle/DUT/5411
DC FieldValueLanguage
dc.contributor.advisorTS. Võ, Tuấn Minhen_US
dc.contributor.advisorPhạm, Hoàng Tuấnen_US
dc.contributor.authorTrần, Hải Đăngen_US
dc.contributor.authorVũ, Nhật Huyen_US
dc.date.accessioned2025-02-11T08:36:51Z-
dc.date.available2025-02-11T08:36:51Z-
dc.date.issued2024-
dc.identifier.urihttp://thuvienso.dut.udn.vn/handle/DUT/5411-
dc.description98 tren_US
dc.description.abstractIn this thesis we propose a design to adjust the duty cycle of the clock signal by adjusting the slew rate of clock signal. Method to adjust slew rate is controlling the transistors’ status which means turning on or off devices to adjust the charged current hence adjusting the slew rate of clock signal. We apply method sweeping codes feeding to the DCA to control the devices. Layout designs and strategies are employed to reduce the non-ideal factors.en_US
dc.language.isoenen_US
dc.publisherTrường Đại học Bách khoa - Đại học Đà Nẵngen_US
dc.subjectDesignen_US
dc.subjectCycle adjustmenten_US
dc.titleDesign a high-speed duty cycle adjustmenten_US
dc.typeĐồ ánen_US
dc.identifier.id2.DA.FA.24.111-
item.grantfulltextrestricted-
item.languageiso639-1en-
item.fulltextCó toàn văn-
item.openairetypeĐồ án-
item.cerifentitytypePublications-
item.openairecristypehttp://purl.org/coar/resource_type/c_18cf-
Appears in Collections:DA.Điện tử - Viễn thông
Files in This Item:
File Description SizeFormat Existing users please Login
FA.24.111.TranHaiDang.pdfThuyết minh20.81 MBAdobe PDFThumbnail
Show simple item record

CORE Recommender

Page view(s)

7
checked on Mar 22, 2025

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.