
Please use this identifier to cite or link to this item:
http://thuvienso.dut.udn.vn/handle/DUT/5410
Title: | Design a high- speed clock duty- cycle detector (dcd) | Authors: | Dương, Việt Hoàng Hoàng, Kim Uyên Nguyễn, Thị Phương Diệu |
Keywords: | Design;Cycle detector | Issue Date: | 2024 | Publisher: | Trường Đại học Bách khoa - Đại học Đà Nẵng | Abstract: | The governing clock's duty cycle depends on both side edges of the clock, playing a vital role in ensuring homogeneous performance, such as in Double Data Rate [1], etc. The DCC (Duty Cycle Corrector) circuit is the best-supporting circuit in this case, correcting duty cycle distortion when the clock goes through a chain of heterogeneous ingredients caused by temperature, process, voltage variations, etc. The DCD (Duty Cycle Detector) circuit is a sub-block of the DCC circuit, contributing to the correct functioning of DCC by detecting the percentage of duty cycle distortion. In terms of this project, we are gravitating toward expanding the accuracy percentage by increasing the working frequency to 8 GHz. This work focuses on circuit and layout implementation to analyze DCD. Concerning the increased frequency, there are manifold potential troubles noteworthy in both circuit and layout fields; hence, they must be addressed. Although issues caused by mismatches persist, to some extent, our design is quite complete. |
Description: | 116 tr |
URI: | http://thuvienso.dut.udn.vn/handle/DUT/5410 |
Appears in Collections: | DA.Điện tử - Viễn thông |
Files in This Item:
File | Description | Size | Format | Existing users please Login |
---|---|---|---|---|
DA.FA.24.110.DuongVietHoang.pdf | Thuyết minh | 21.5 MB | Adobe PDF | ![]() |
CORE Recommender
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.