Please use this identifier to cite or link to this item: http://thuvienso.dut.udn.vn/handle/DUT/5664
DC FieldValueLanguage
dc.contributor.advisorPGS. TS Nguyễn, Văn Cườngen_US
dc.contributor.advisorPhạm, Văn Sĩen_US
dc.contributor.authorNguyễn, Đình Lộcen_US
dc.contributor.authorHồ, Trần Tiến Dũngen_US
dc.contributor.authorTrương, Nguyễn Minh Phươngen_US
dc.date.accessioned2025-03-04T11:51:10Z-
dc.date.available2025-03-04T11:51:10Z-
dc.date.issued2018-
dc.identifier.urihttp://thuvienso.dut.udn.vn/handle/DUT/5664-
dc.description76 Tr.en_US
dc.description.abstractWith high performance mobile computing devices like tablets and smart-phones virtually swiping the VLSI chip market, the industry is facing the perpetual challenge of optimizing between power and performance, more than ever before Power distribution networks deliver the power and the ground voltages from pad locations to all devices in a design. Shrinking device dimensions, faster switching frequency and increasing power consumption in deep submicron technologies cause large switching currents to flow in the power and ground networks. Rapidly switching currents cause spatial and temporal fluctuations in the supply voltage which may cause functional failures in a design (IR drop effect), degrade circuit performance (EM effect) and create reliability concerns. A robust power distribution network is essential to ensure reliable operation of circuits on a chip. Power-supply integrity verification is, therefore, a critical concern in high-performance designs. We then implemented simple ways based on changing width and pitch of the metal lines in the power metal layers to reduce the effect of IR drop and EM. The increase in the width of metal lines could ease the magnitude of resistance in voltage drop while leveling up the number of metal lines give the better performance Fixing the DRC error and the displacement of metal lines and standard cell give the better performance of chip and decrease the power consumption of thr whole chip.en_US
dc.language.isovien_US
dc.publisherTrường Đại học Bách khoa - Đại học Đà Nẵngen_US
dc.subjectIstribution network in VLSIen_US
dc.subjectOptimization of tsmc 28nm chipen_US
dc.subject1.05v voltageen_US
dc.titlePower distribution network in VLSI layout – Analysis and Optimization of tsmc 28nm chip technology, 1.05v voltage supplyen_US
dc.typeĐồ ánen_US
dc.identifier.id2.DA.FA.18.003-
item.grantfulltextrestricted-
item.languageiso639-1vi-
item.fulltextCó toàn văn-
item.openairetypeĐồ án-
item.cerifentitytypePublications-
item.openairecristypehttp://purl.org/coar/resource_type/c_18cf-
Appears in Collections:DA.Điện tử - Viễn thông
Files in This Item:
File Description SizeFormat Existing users please Login
2.DA.FA.18.003.Nguyen Dinh Loc.pdfThuyết minh3.94 MBAdobe PDFThumbnail
Show simple item record

CORE Recommender

Page view(s)

2
checked on Mar 22, 2025

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.