Please use this identifier to cite or link to this item: http://thuvienso.dut.udn.vn/handle/DUT/5878
DC FieldValueLanguage
dc.contributor.advisorTS. Võ, Tấn Minhen_US
dc.contributor.advisorLê, Trần Phươngen_US
dc.contributor.authorCao, Thanh Nhậten_US
dc.date.accessioned2025-04-04T09:46:04Z-
dc.date.available2025-04-04T09:46:04Z-
dc.date.issued2023-
dc.identifier.urihttp://thuvienso.dut.udn.vn/handle/DUT/5878-
dc.description55 tr.en_US
dc.description.abstractWe live in the 4.0 era, where almost every daily job is related to machines and electronic devices, resulting in an increasing demand for products by users both in terms of products and services function and form, leading to optimization from even the smallest components and one of them is memory. A testament to this development is that the transistors in electronic components manufactured today are 20 times faster and occupy 1% less space than transistors made 20 years ago. Both technical and manufacturability requirements are a challenge in memory production. However, the number of devices per memory and system performance has improved exponentially over the past two decades. However, the strict requirements of high speed, high performance but low power consumption requirements, besides reducing the area but increasing the number of transistors and requiring all transistors to Good performance and the reduction of design time, costs and resources have brought significant obstacles. Contradictory requirements aimed at improving memory have made the design and manufacturing process prone to errors, making it easy to create low-quality products. To avoid that, there must be a team dedicated to quality control before starting the design, after each design stage and before delivery to the customer, which is one of the main jobs of QA/QC engineer. In order to serve QA/QC work, this project will focus on building a system called Management Quality Assurance system. The system with checklists is clearly divided for each stage of memory development with 2 main phases: Front-end and Back-end phase suit with development flow. The results obtained from the checklists are presented in the form of report pass/fail and this result will reflect the quality of the memory being managed.en_US
dc.language.isoenen_US
dc.publisherTrường Đại học Bách khoa - Đại học Đà Nẵngen_US
dc.subjectEmbedded Memoryen_US
dc.subjectSingle Porten_US
dc.titleQuality management for Single Port Embedded Memory Compiler designen_US
dc.typeĐồ ánen_US
dc.identifier.id2.DA.FA.23.102-
item.grantfulltextrestricted-
item.languageiso639-1en-
item.fulltextCó toàn văn-
item.openairetypeĐồ án-
item.cerifentitytypePublications-
item.openairecristypehttp://purl.org/coar/resource_type/c_18cf-
Appears in Collections:DA.Điện tử - Viễn thông
Files in This Item:
File Description SizeFormat Existing users please Login
2.DA.FA.23.102.Cao Thanh Nhat.pdfThuyết minh3.64 MBAdobe PDF
Show simple item record

CORE Recommender

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.